Titel
Accueil
Navigation principale
Contenu
Recherche
Aide
Fonte
Standard
Gras
Identifiant
Interrompre la session?
Une session sous le nom de
InternetUser
est en cours.
Souhaitez-vous vraiment vous déconnecter?
Interrompre la session?
Une session sous le nom de
InternetUser
est en cours.
Souhaitez-vous vraiment vous déconnecter?
Accueil
Plus de données
Partenaires
Aide
Mentions légales
D
F
E
La recherche est en cours.
Interrompre la recherche
Recherche de projets
Projet actuel
Projets récents
Graphiques
Identifiant
Titel
Titel
Unité de recherche
PCRD EU
Numéro de projet
98.0170-1
Titre du projet
HIPADS: High-performance deep submicron CMOS analog-to-digital converters using low-noise logic
Titre du projet anglais
HIPADS: High-performance deep submicron CMOS analog-to-digital converters using low-noise logic
Données de base
Textes
Participants
Projets afférents
Titel
Textes relatifs à ce projet
Allemand
Français
Italien
Anglais
Mots-clé
-
-
-
Autre Numéro de projet
-
-
-
Programme de recherche
-
-
-
Description succincte
-
-
-
Partenaires et organisations internationales
-
-
-
Résumé des résultats (Abstract)
-
-
-
Références bases de données
-
-
-
Textes saisis
Catégorie
Texte
Mots-clé
(Anglais)
Mixed-mode design; low noise logic; A/D converters; microelectronic.
Autre Numéro de projet
(Anglais)
EU project number: 27917
Programme de recherche
(Anglais)
EU-programme: 4. Frame Research Programme - 1.3 Telematic systems
Description succincte
(Anglais)
See abstract
Partenaires et organisations internationales
(Anglais)
Mead Microelectronics SA (CH); ATMEL ES2 (F)
Résumé des résultats (Abstract)
(Anglais)
The aim of this project is to develop three different A/D Converters in deep submicron digital CMOS process, using a new Current Steering Logic (CSL) family approach that has the property of inducing a very low substrate noise. The converters are intended to become integrated components of larger systems, and should be considered presently as products under specs covering end user applications.
The trend of industrial demand for A/D converters is that of high performance in terms of resolution and speed at the same time, with the constraints of optimized power consumption and low supply voltage. In addition to the difficulty of such challenging analog design specifications, an A/D converter will be affected by all non-ideal effects inherently present in a mixed-signal circuit requiring fast and complex digital processing associated to a sensitive analog functionality. The parasitic coupling of the digital switching noise generated by the digital section of the circuit will be the limiting factor for the resolution. Moreover, this effect becomes increasingly restrictive in deep submicron technology.
In mixed-mode applications digital signal processing sections are usually implemented using conventional CMOS static logic, which is known to generate a large amount of switching noise. The existing methods used for reducing the effects of digital switching noise are mainly protective or defensive, such as shielding, symmetry and fully differential analog techniques.
In this project, in addition to these known techniques, an active method that decreases the parasitic coupling between analog and digital sections is proposed. Our choice is to use a new logic family, the CSL approach, whose characteristics make CSL very suitable for mixed-signal design.
The targets of this project are:
1. To develop a fully characterized Current Steering Logic (CSL) library as well as its design methodologies dedicated to mixed-signal industrial applications using a 0.35 mm digital CMOS technology.
2. To realize three A/D Converters for modern applications for audio codec, wireless communication systems, and video.
3. To compare CSL to standard static logic approach.
Références bases de données
(Anglais)
Swiss Database: Euro-DB of the
State Secretariat for Education and Research
Hallwylstrasse 4
CH-3003 Berne, Switzerland
Tel. +41 31 322 74 82
Swiss Project-Number: 98.0170-1
SEFRI
- Einsteinstrasse 2 - 3003 Berne -
Mentions légales